TY - JOUR ID - 14498 TI - FPGA Implementation of JPEG and JPEG2000-Based Dynamic Partial Reconfiguration on SOC for Remote Sensing Satellite On-Board Processing JO - علوم و فناوری فضایی JA - JSST LA - fa SN - 2008-4560 AU - Chekini, A. AU - Naji, H. R. AD - Y1 - 2014 PY - 2014 VL - 7 IS - 1 SP - 57 EP - 66 KW - compression KW - satellite KW - on KW - Board Processing KW - real KW - Time Processing KW - Reconfigurable DO - N2 - This paper presents the design procedure and implementation results of a proposed hardware which performs different satellite Image compressions using FPGA Xilinx board. First, the method is described and then VHDL code is written and synthesized by ISE software of Xilinx Company. The results show that it is easy and useful to design, develop and implement the hardware image compressor using new techniques of programmable logic tools for space applications. In this paper the proposed hardware uses the proposed hardware, and it is put on board of satellite. Appropriate bit streams are produced by synthesis tools; therefore, we have two bit streams which can be configured at any moment of time according to the user request. When users intend the hardware is reconfigured and changed from JPEG to JPEG2000 or vice versa. The Proposed architecture has some advantages other than previous architectures such as high-speed and real-time processing, high flexibility, low cost, high security and low power consumption. This idea can be utilized in modern commercial hardware space board for data compressing due to using partial reconfiguration technique. UR - https://jsst.ias.ir/article_14498.html L1 - https://jsst.ias.ir/article_14498_a375d0d885cb140f653045fe13be7ba3.pdf ER -